Популярные микроконтроллеры Nuvoton серий М2354 и М251 со склада компании Смарт-ЭК

Datasheet AD4002, AD4006, AD4010 (Analog Devices) - 6

ПроизводительAnalog Devices
Описание18-Bit, 500 kSPS Precision Pseudo Differential SAR ADC
Страниц / Страница37 / 6 — AD4002/. AD4006/. AD4010. Data Sheet. TIMING SPECIFICATIONS. Table 2. …
Формат / Размер файлаPDF / 1.1 Мб
Язык документаанглийский

AD4002/. AD4006/. AD4010. Data Sheet. TIMING SPECIFICATIONS. Table 2. Digital Interface Timing Parameter. Symbol. Min. Typ. Max. Unit

AD4002/ AD4006/ AD4010 Data Sheet TIMING SPECIFICATIONS Table 2 Digital Interface Timing Parameter Symbol Min Typ Max Unit

23 предложений от 9 поставщиков
IC ADC 18BIT SAR 10LFCSP / 18 Bit Analog to Digital Converter 1 Input 1 SAR 10-LFCSP-WD (3x3)
ChipWorker
Весь мир
AD4010BCPZ-RL7
Analog Devices
1 050 ₽
AiPCBA
Весь мир
AD4010BCPZ-RL7
Analog Devices
1 116 ₽
T-electron
Россия и страны СНГ
AD4010BCPZRL7
118 728 ₽
LIXINC Electronics
Весь мир
AD4010BCPZ-RL7
Analog Devices
по запросу
LED-драйверы MOSO для индустриальных приложений

Модельный ряд для этого даташита

Текстовая версия документа

link to page 6 link to page 7 link to page 12
AD4002/ AD4006/ AD4010 Data Sheet TIMING SPECIFICATIONS
VDD = 1.71 V to 1.89 V, VIO = 1.71 V to 5.5 V, VREF = 5 V, all specifications TMIN to TMAX, high-Z mode disabled, span compression disabled, turbo mode enabled, and fS = 2 MSPS for the AD4002, fS = 1 MSPS for the AD4006, and fS = 500 kSPS for the AD4010, unless otherwise noted. See Figure 2 for the timing voltage levels.
Table 2. Digital Interface Timing Parameter Symbol Min Typ Max Unit
CONVERSION TIME—CNV RISING EDGE TO DATA AVAILABLE tCONV 270 290 320 ns ACQUISITION PHASE1 tACQ AD4002 290 ns AD4006 790 ns AD4010 1790 ns TIME BETWEEN CONVERSIONS tCYC AD4002 500 ns AD4006 1000 ns AD4010 2000 ns CNV PULSE WIDTH (CS MODE)2 tCNVH 10 ns SCK PERIOD (CS MODE)3 tSCK VIO > 2.7 V 9.8 ns VIO > 1.7 V 12.3 ns SCK PERIOD (DAISY-CHAIN MODE)4 tSCK VIO > 2.7 V 20 ns VIO > 1.7 V 25 ns SCK LOW TIME tSCKL 3 ns SCK HIGH TIME tSCKH 3 ns SCK FALLING EDGE TO DATA REMAINS VALID DELAY tHSDO 1.5 ns SCK FALLING EDGE TO DATA VALID DELAY tDSDO VIO > 2.7 V 7.5 ns VIO > 1.7 V 10.5 ns CNV OR SDI LOW TO SDO D17 MOST SIGNIFICANT BIT (MSB) VALID DELAY (CS MODE) tEN VIO > 2.7 V 10 ns VIO > 1.7 V 13 ns CNV RISING EDGE TO FIRST SCK RISING EDGE DELAY tQUIET1 190 ns LAST SCK FALLING EDGE TO CNV RISING EDGE DELAY5 tQUIET2 60 ns CNV OR SDI HIGH OR LAST SCK FALLING EDGE TO SDO HIGH IMPEDANCE (CS MODE) tDIS 20 ns SDI VALID SETUP TIME FROM CNV RISING EDGE tSSDICNV 2 ns SDI VALID HOLD TIME FROM CNV RISING EDGE (CS MODE) tHSDICNV 2 ns SCK VALID HOLD TIME FROM CNV RISING EDGE (DAISY-CHAIN MODE) tHSCKCNV 12 ns SDI VALID SETUP TIME FROM SCK RISING EDGE (DAISY-CHAIN MODE) tSSDISCK 2 ns SDI VALID HOLD TIME FROM SCK RISING EDGE (DAISY-CHAIN MODE) tHSDISCK 2 ns 1 The acquisition phase is the time available for the input sampling capacitors to acquire a new input with the ADC running at a throughput rate of 2 MSPS for the AD4002, 1 MSPS for the AD4006, and 500 kSPS for the AD4010. 2 For turbo mode, tCNVH must match the tQUIET1 minimum. 3 A throughput rate of 2 MSPS can only be achieved with turbo mode enabled and a minimum SCK rate of 75 MHz. Refer to Table 4 for the maximum achievable throughput for different modes of operation. 4 A 50% duty cycle is assumed for SCK. 5 See Figure 22 for SINAD vs. tQUIET2.
Y% VIO1 X% VIO1 tDELAY tDELAY V 2 V 2 IH IH 2 V 2 VIL IL 1FOR VIO ≤ 2.7V, X = 80, AND Y = 20; FOR VIO > 2.7V, X = 70, AND Y = 30. 2
002
MINIMUM VIH AND MAXIMUM VIL USED. SEE DIGITAL INPUTS SPECIFICATIONS IN TABLE 1.
16233- Figure 2. Voltage Levels for Timing Rev. 0 | Page 6 of 37 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION CIRCUIT INFORMATION CONVERTER OPERATION TRANSFER FUNCTIONS APPLICATIONS INFORMATION TYPICAL APPLICATION DIAGRAMS ANALOG INPUTS Input Overvoltage Clamp Circuit Switched Capacitor Input RC Filter Values DRIVER AMPLIFIER CHOICE High Frequency Input Signals Multiplexed Applications EASE OF DRIVE FEATURES Input Span Compression High-Z Mode Long Acquisition Phase VOLTAGE REFERENCE INPUT POWER SUPPLY DIGITAL INTERFACE REGISTER READ/WRITE FUNCTIONALITY STATUS WORD CSB MODE, 3-WIRE TURBO MODE CSB MODE, 3-WIRE WITHOUT BUSY INDICATOR CSB MODE, 3-WIRE WITH BUSY INDICATOR CSB MODE, 4-WIRE TURBO MODE CSB MODE, 4-WIRE WITHOUT BUSY INDICATOR CSB MODE, 4-WIRE WITH BUSY INDICATOR DAISY-CHAIN MODE LAYOUT GUIDELINES EVALUATING THE AD4002/AD4006/AD4010 PERFORMANCE OUTLINE DIMENSIONS ORDERING GUIDE
Электронные компоненты. Скидки, кэшбэк и бесплатная доставка от ТМ Электроникс