CA3140, CA3140AOutput Circuit Considerations level shifting circuitry usually associated with the 741 series Excellent interfacing with TTL circuitry is easily achieved with of operational amplifiers. a single 6.2V zener diode connected to Terminal 8 as shown Figure 4 shows some typical configurations. Note that a in Figure 1. This connection assures that the maximum series resistor, RL, is used in both cases to limit the drive output signal swing will not go more positive than the zener available to the driven device. Moreover, it is recommended voltage minus two base-to-emitter voltage drops within the that a series diode and shunt diode be used at the thyristor CA3140. These voltages are independent of the operating input to prevent large negative transient surges that can supply voltage. appear at the gate of thyristors, from damaging the integrated circuit. V+5V TO 36VLOGICOffset Voltage Nulling7SUPPLY86.2V The input offset voltage can be nulled by connecting a 10kΩ 25V potentiometer between Terminals 1 and 5 and returning its CA31406TYPICAL wiper arm to terminal 4, see Figure 3A. This technique, ≈ TTL GATE however, gives more adjustment range than required and 35V4 therefore, a considerable portion of the potentiometer rotation is not fully utilized. Typical values of series resistors (R) that may be placed at either end of the potentiometer, see Figure 3B, to optimize its utilization range are given in FIGURE 1. ZENER CLAMPING DIODE CONNECTED TO the Electrical Specifications table. TERMINALS 8 AND 4 TO LIMIT CA3140 OUTPUT SWING TO TTL LEVELS An alternate system is shown in Figure 3C. This circuit uses only one additional resistor of approximately the value )100016SUPPLY VOLTAGE (V-) = 0V shown in the table. For potentiometers, in which the , QTA = 25oC resistance does not drop to 0Ω at either end of rotation, a 15Q ( (mV) value of resistance 10% lower than the values shown in the ORE100SUPPLY VOLTAGE (V+) = +5VG+15V table should be used. STA TSIL+30VNOLow Voltage OperationAV N Operation at total supply voltages as low as 4V is possible TR ETIOG10 with the CA3140. A current regulator based upon the PMOS A threshold voltage maintains reasonable constant operating STTURATAUS current and hence consistent performance down to these TP lower voltages. U O10.010.11.010 The low voltage limitation occurs when the upper extreme of the LOAD (SINKING) CURRENT (mA) input common mode voltage range extends down to the voltage FIGURE 2. VOLTAGE ACROSS OUTPUT TRANSISTORS (Q at Terminal 4. This limit is reached at a total supply voltage just 15AND Q16) vs LOAD CURRENT below 4V. The output voltage range also begins to extend down to the negative supply rail, but is slightly higher than that of the Figure 2 shows output current sinking capabilities of the input. Figure 8 shows these characteristics and shows that with CA3140 at various supply voltages. Output voltage swing to 2V dual supplies, the lower extreme of the input common mode the negative supply rail permits this device to operate both voltage range is below ground potential. power transistors and thyristors directly without the need for V+V+V+272727CA31406CA31406CA3140634345345151RR110k Ω 10k Ω 10k Ω RV-V-V-FIGURE 3A. BASICFIGURE 3B. IMPROVED RESOLUTIONFIGURE 3C. SIMPLER IMPROVED RESOLUTIONFIGURE 3. THREE OFFSET VOLTAGE NULLING METHODS 7 FN957.10 July 11, 2005