Источники питания Keen Side

Datasheet AD7654 (Analog Devices) - 7

ПроизводительAnalog Devices
ОписаниеDual, 2-Channel, Simultaneous Sampling, PulSAR , 500 kSPS, 16-Bit ADC
Страниц / Страница28 / 7 — AD7654. Data Sheet. Parameter. Symbol. Min. Typ. Max. Unit. Table 4. …
ВерсияD
Формат / Размер файлаPDF / 478 Кб
Язык документаанглийский

AD7654. Data Sheet. Parameter. Symbol. Min. Typ. Max. Unit. Table 4. Serial Clock Timings in Master Read After Convert. DIVSCLK[1]

AD7654 Data Sheet Parameter Symbol Min Typ Max Unit Table 4 Serial Clock Timings in Master Read After Convert DIVSCLK[1]

28 предложений от 15 поставщиков
Интегральные микросхемы Сбор данных — АЦП
LIXINC Electronics
Весь мир
AD7654ACPZ
Analog Devices
от 261 ₽
EIS Components
Весь мир
AD7654ACPZ
Analog Devices
2 487 ₽
HXD Co.
Весь мир
AD7654ACPZ
Analog Devices
4 666 ₽
Allelco
Весь мир
AD7654ACPZ
Analog Devices
по запросу
LED-драйверы MOSO для индустриальных приложений

Модельный ряд для этого даташита

Текстовая версия документа

link to page 24 link to page 24 link to page 7
AD7654 Data Sheet Parameter Symbol Min Typ Max Unit
SLAVE SERIAL INTERFACE MODES (see Figure 33 and Figure 34) External SCLK Setup Time t38 5 ns External SCLK Active Edge to SDOUT Delay t39 3 18 ns SDIN Setup Time t40 5 ns SDIN Hold Time t41 5 ns External SCLK Period t42 25 ns External SCLK High t43 10 ns External SCLK Low t44 10 ns 1 In serial interface modes, the SYNC, SCLK, and SDOUT timings are defined with a maximum load CL of 10 pF; otherwise CL is 60 pF maximum. 2 In serial master read during convert mode. See Table 4 for serial master read after convert mode.
Table 4. Serial Clock Timings in Master Read After Convert DIVSCLK[1] 0 0 1 1 DIVSCLK[0] Symbol 0 1 0 1 Unit
SYNC to SCLK First Edge Delay Minimum t25 3 17 17 17 ns Internal SCLK Period Minimum t26 25 50 100 200 ns Internal SCLK Period Typical t26 40 70 140 280 ns Internal SCLK High Minimum t27 12 22 50 100 ns Internal SCLK Low Minimum t28 7 21 49 99 ns SDOUT Valid Setup Time Minimum t29 4 18 18 18 ns SDOUT Valid Hold Time Minimum t30 2 4 30 80 ns SCLK Last Edge to SYNC Delay Minimum t31 1 3 30 80 ns Busy High Width Maximum (Normal) t35 3.25 4.25 6.25 10.75 μs Busy High Width Maximum (Impulse) t35 3.5 4.5 6.5 11 μs Rev. D | Page 6 of 27 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TERMINOLOGY TYPICAL PERFORMANCE CHARACTERISTICS APPLICATIONS INFORMATION CIRCUIT INFORMATION MODES OF OPERATION TRANSFER FUNCTIONS TYPICAL CONNECTION DIAGRAM ANALOG INPUTS INPUT CHANNEL MULTIPLEXER DRIVER AMPLIFIER CHOICE VOLTAGE REFERENCE INPUT POWER SUPPLY POWER DISSIPATION CONVERSION CONTROL DIGITAL INTERFACE PARALLEL INTERFACE Master Parallel Interface Slave Parallel Interface 8-Bit Interface (Master or Slave) Channel A//B Output SERIAL INTERFACE MASTER SERIAL INTERFACE Internal Clock SLAVE SERIAL INTERFACE External Clock External Discontinuous Clock Data Read After Convert External Clock Data Read Previous During Convert MICROPROCESSOR INTERFACING SPI INTERFACE (ADSP-2191M) APPLICATION HINTS LAYOUT OUTLINE DIMENSIONS ORDERING GUIDE
Электронные компоненты. Скидки, кэшбэк и бесплатная доставка от ТМ Электроникс