Datasheet Texas Instruments SN74LVTH18646APMG4 — Даташит
Производитель | Texas Instruments |
Серия | SN74LVTH18646A |
Модель | SN74LVTH18646APMG4 |
Устройства проверки сканирования ABT 3,3 В с 18-битными приемопередатчиками и регистрами 64-LQFP от -40 до 85
Datasheets
3.3-V ABT Scan Test Devices With 18-Bit Transceivers And Registers datasheet
PDF, 600 Кб, Версия: D, Файл опубликован: 1 июн 1997
Выписка из документа
Цены
Купить SN74LVTH18646APMG4 на РадиоЛоцман.Цены — от 1 097 до 2 949 ₽ 10 предложений от 10 поставщиков Интегральные микросхемы Логические микросхемы - Специальные | |||
SN74LVTH18646APMG4 Texas Instruments | 1 097 ₽ | ||
SN74LVTH18646APMG4 Texas Instruments | 1 217 ₽ | ||
SN74LVTH18646APMG4 | по запросу | ||
SN74LVTH18646APMG4 Texas Instruments | по запросу |
Статус
Статус продукта | В производстве (Рекомендуется для новых разработок) |
Доступность образцов у производителя | Нет |
Корпус / Упаковка / Маркировка
Pin | 64 |
Package Type | PM |
Industry STD Term | LQFP |
JEDEC Code | S-PQFP-G |
Package QTY | 160 |
Carrier | JEDEC TRAY (10+1) |
Маркировка | LVTH18646A |
Width (мм) | 10 |
Length (мм) | 10 |
Thickness (мм) | 1.4 |
Pitch (мм) | .5 |
Max Height (мм) | 1.6 |
Mechanical Data | Скачать |
Параметры
Bits | 18 |
F @ Nom Voltage(Max) | 160 Mhz |
ICC @ Nom Voltage(Max) | 24 мА |
Рабочий диапазон температур | от -40 до 85 C |
Output Drive (IOL/IOH)(Max) | 64/-32 мА |
Package Group | LQFP |
Package Size: mm2:W x L | 64LQFP: 144 mm2: 12 x 12(LQFP) PKG |
Rating | Catalog |
Technology Family | LVT |
VCC(Max) | 3.6 В |
VCC(Min) | 2.7 В |
Voltage(Nom) | 3.3 В |
tpd @ Nom Voltage(Max) | 4.7 нс |
Экологический статус
RoHS | Совместим |
Application Notes
- Programming CPLDs Via the 'LVT8986 LASPPDF, 819 Кб, Файл опубликован: 1 ноя 2005
This application report summarizes key information required for understanding the 'LVT8986 linking addressable scan ports (LASPs) multidrop addressable IEEE Std 1149.1 (JTAG) test access port (TAP) transceiver. This report includes information about the 'LVT8986 secondary TAPs, bypass and linking shadow protocol, scan-path description languages, serial vector format files, and an example of how to - LVT Family Characteristics (Rev. A)PDF, 98 Кб, Версия: A, Файл опубликован: 1 мар 1998
To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti - LVT-to-LVTH ConversionPDF, 84 Кб, Файл опубликован: 8 дек 1998
Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed. - Bus-Hold CircuitPDF, 418 Кб, Файл опубликован: 5 фев 2001
When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of
Модельный ряд
Серия: SN74LVTH18646A (2)
- SN74LVTH18646APM SN74LVTH18646APMG4
Классификация производителя
- Semiconductors > Logic > Specialty Logic > Boundary Scan (JTAG) Logic