Datasheet Texas Instruments SN74GTLP21395 — Даташит
Производитель | Texas Instruments |
Серия | SN74GTLP21395 |
Два 1-битных Xcvr шины LVTTL/GTLP с регулируемой пограничной скоростью с разделенным портом LVTTL, каналом Fdbk и выбираемой полярностью
Datasheets
Two 1-Bit LVTTL-to-GTLP Adjustable-Edge-Rate Bus Xcvrs w/ Split LVTTL Port, F/ba datasheet
PDF, 1.1 Мб, Версия: C, Файл опубликован: 1 дек 2005
Выписка из документа
Цены
Купить SN74GTLP21395 на РадиоЛоцман.Цены — от 9.06 до 507 ₽ 29 предложений от 20 поставщиков Интегральные микросхемы Логика — преобразователи уровней сигнала | |||
SN74GTLP21395DWR Texas Instruments | 9.06 ₽ | ||
SN74GTLP21395PWG4 Texas Instruments | 81 ₽ | ||
SN74GTLP21395PWR Texas Instruments | от 507 ₽ | ||
SN74GTLP21395 Texas Instruments | по запросу |
Статус
SN74GTLP21395DW | SN74GTLP21395PWR | |
---|---|---|
Статус продукта | В производстве | В производстве |
Доступность образцов у производителя | Да | Нет |
Корпус / Упаковка / Маркировка
SN74GTLP21395DW | SN74GTLP21395PWR | |
---|---|---|
N | 1 | 2 |
Pin | 20 | 20 |
Package Type | DW | PW |
Industry STD Term | SOIC | TSSOP |
JEDEC Code | R-PDSO-G | R-PDSO-G |
Package QTY | 25 | 2000 |
Carrier | TUBE | LARGE T&R |
Маркировка | GTLP21395 | GU395 |
Width (мм) | 7.5 | 4.4 |
Length (мм) | 12.8 | 6.5 |
Thickness (мм) | 2.35 | 1 |
Pitch (мм) | 1.27 | .65 |
Max Height (мм) | 2.65 | 1.2 |
Mechanical Data | Скачать | Скачать |
Параметры
Parameters / Models | SN74GTLP21395DW | SN74GTLP21395PWR |
---|---|---|
Bits | 2 | 2 |
F @ Nom Voltage(Max), Mhz | 175 | 175 |
ICC @ Nom Voltage(Max), мА | 20 | 20 |
Рабочий диапазон температур, C | от -40 до 85 | от -40 до 85 |
Output Drive (IOL/IOH)(Max), мА | 100 | 100 |
Package Group | SOIC | TSSOP |
Package Size: mm2:W x L, PKG | 20SOIC: 132 mm2: 10.3 x 12.8(SOIC) | 20TSSOP: 42 mm2: 6.4 x 6.5(TSSOP) |
Rating | Catalog | Catalog |
Schmitt Trigger | No | No |
Technology Family | GTLP | GTLP |
VCC(Max), В | 3.45 | 3.45 |
VCC(Min), В | 3.15 | 3.15 |
Voltage(Nom), В | 3.3 | 3.3 |
tpd @ Nom Voltage(Max), нс | 10.4 | 10.4 |
Экологический статус
SN74GTLP21395DW | SN74GTLP21395PWR | |
---|---|---|
RoHS | Совместим | Совместим |
Application Notes
- Texas Instruments GTLP Frequently Asked QuestionsPDF, 496 Кб, Файл опубликован: 1 янв 2001
Using a question-and-answer format, advantages of TI?s GTLP devices, particularly for backplane applications, are presented, as well as differences between GTLP and GTL/LVDS devices. Applicable topics include data throughput rates, synchronous clocks, price and alternative sources, bus transceivers, live insertion, power consumption, backplane termination, voltage translation, IBIS and HSPICE mode - Logic in Live-Insertion Applications With a Focus on GTLPPDF, 493 Кб, Файл опубликован: 14 янв 2002
Live-insertion capability is an essential part of today?s high-speed data systems because those systems are expected to run continuously without being powered down. This application report delves into the cause and prevention of live-insertion and nanosecond-discontinuity effects, using both simulation and actual test measurements from a specially built GTLP EVM. Hypothetical cases for precharge c - Achieving Maximum Speed on Parallel Buses With Gunning Transceiver Logic (GTLP)PDF, 585 Кб, Файл опубликован: 5 апр 2001
This application report compares two approaches for synchronous bus-system designs. The focus of the report is the comparison of a system using central-synchronous system clock (CSSC) with a system operated with a source-synchronous system clock (SSSC).The basic characteristics of lines, key factors that influence the bus line delay, and the impedance of bus lines are described.The theoretical - Fast GTLP Backplanes With the GTLPH1655 (Rev. A)PDF, 1.1 Мб, Версия: A, Файл опубликован: 19 сен 2000
This revision of the Fast GTL Backplanes With the GTL1655 application report addresses improvements, such as the improved OECE circuitry and implementation of theTexas Instruments TI-OPCE circuitry, that have been incorporated in the GTLPH1655 device. These improvements significantly improve signal integrity in distributed loads.This application report describes the physical principles of fast - Power-Up 3-State (PU3S) Circuits in TI Standard Logic DevicesPDF, 209 Кб, Файл опубликован: 10 май 2002
Many telecom and networking applications require that cards be inserted and extracted from a live backplane without interrupting data or damaging components. To achieve this interface terminals of the card must be electrically isolated from the bus system during insertion or extraction from the backplane. To facilitate this Texas Instruments provides bus-interface and logic devices with features
Модельный ряд
Серия: SN74GTLP21395 (2)
Классификация производителя
- Semiconductors> Logic> Backplane Logic (GTL/TTL/BTL/ECL Transceiver/Translator)