Datasheet Texas Instruments DAC5675A — Даташит
Производитель | Texas Instruments |
Серия | DAC5675A |
14-битный цифро-аналоговый преобразователь (ЦАП) со скоростью 400 MSPS
Datasheets
DAC5675A 14-Bit, 400-MSPS Digital-to-Analog Converter datasheet
PDF, 1.1 Мб, Версия: D, Файл опубликован: 1 июл 2016
Выписка из документа
Цены
DAC5675A | по запросу | ||
DAC5675A Texas Instruments | по запросу |
Статус
DAC5675AIPHP | DAC5675AIPHPR | |
---|---|---|
Статус продукта | В производстве | В производстве |
Доступность образцов у производителя | Нет | Нет |
Корпус / Упаковка / Маркировка
DAC5675AIPHP | DAC5675AIPHPR | |
---|---|---|
N | 1 | 2 |
Pin | 48 | 48 |
Package Type | PHP | PHP |
Industry STD Term | HTQFP | HTQFP |
JEDEC Code | S-PQFP-G | S-PQFP-G |
Package QTY | 250 | 1000 |
Carrier | JEDEC TRAY (10+1) | LARGE T&R |
Маркировка | DAC5675AI | DAC5675AI |
Width (мм) | 7 | 7 |
Length (мм) | 7 | 7 |
Thickness (мм) | 1 | 1 |
Pitch (мм) | .5 | .5 |
Max Height (мм) | 1.2 | 1.2 |
Mechanical Data | Скачать | Скачать |
Параметры
Parameters / Models | DAC5675AIPHP | DAC5675AIPHPR |
---|---|---|
Approx. Price (US$) | 39.71 | 1ku | |
Архитектура | Current Sink | Current Sink |
DAC Channels | 1 | 1 |
Interface | Parallel LVDS | Parallel LVDS |
Interpolation | 1x | 1x |
Рабочий диапазон температур, C | от -40 до 85 | |
Operating Temperature Range(C) | -40 to 85 | |
Package Group | HTQFP | HTQFP |
Package Size: mm2:W x L, PKG | 48HTQFP: 81 mm2: 9 x 9(HTQFP) | |
Package Size: mm2:W x L (PKG) | 48HTQFP: 81 mm2: 9 x 9(HTQFP) | |
Power Consumption(Typ), mW | 660 | |
Power Consumption(Typ)(mW) | 660 | |
Rating | Catalog | Catalog |
Разрешение, Bits | 14 | |
Resolution(Bits) | 14 | |
SFDR, дБ | 74 | |
SFDR(dB) | 74 | |
Sample / Update Rate, MSPS | 400 | |
Sample / Update Rate(MSPS) | 400 |
Экологический статус
DAC5675AIPHP | DAC5675AIPHPR | |
---|---|---|
RoHS | Совместим | Совместим |
Бессвинцовая технология (Pb Free) | Да |
Application Notes
- Interfacing op amps to high-speed DACs, Part 1: Current-sinking DACsPDF, 319 Кб, Файл опубликован: 14 июл 2009
- Passive Terminations for Current Output DACsPDF, 244 Кб, Файл опубликован: 10 ноя 2008
The correct implementation of the high-speed DAC output termination is critical to achieving the best possible performance. The typical application involves choosing the correct network to create the necessary dc bias levels and correct effective impedance load to keep the output voltage within the compliance levels. This ensures that the maximum output signal amplitude and optimum ac performance - Design for a Wideband Differential Transimpedance DAC Output (Rev. A)PDF, 438 Кб, Версия: A, Файл опубликован: 17 окт 2016
High-speed digital-to-analog converters commonly offer a complementary current output signal. Most output interface implementations use either a resistive load and/or a transformer to convert this current source signal to a voltage. Where a dc-coupled interface is required, a carefully designed differential transimpedance stage can offer an attractive alternative. Design considerations and options - Q3 2009 Issue Analog Applications JournalPDF, 2.1 Мб, Файл опубликован: 14 июл 2009
- High Speed Digital-to-Analog Converters Basics (Rev. A)PDF, 829 Кб, Версия: A, Файл опубликован: 23 окт 2012
- Wideband Complementary Current Output DAC Single-Ended InterfacePDF, 597 Кб, Файл опубликован: 21 июн 2005
High-speed digital-to-analog converters (DACs) most often use a transformer-coupled output stage. In applications where this configuration is not practical, a single op ampdifferential to single-ended stage has often been used. This application note steps through the exact design equations required to achieve gain matching from each output as well as a matched input impedance to each of the DA - Phase Noise Performance and Jitter Cleaning Ability of CDCE72010PDF, 2.3 Мб, Файл опубликован: 2 июн 2008
This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig - CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital ConvertersPDF, 424 Кб, Файл опубликован: 8 июн 2008
Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers
Модельный ряд
Серия: DAC5675A (2)
Классификация производителя
- Semiconductors> Data Converters> Digital-to-Analog Converters (DACs)> High Speed DACs (>10MSPS)