Datasheet Texas Instruments ADS5463 — Даташит
Производитель | Texas Instruments |
Серия | ADS5463 |
12-битный аналого-цифровой преобразователь (АЦП) со скоростью 500 MSPS
Datasheets
12-Bit 500-/550-MSPS Analog-to-Digital Converters datasheet
PDF, 2.0 Мб, Версия: E, Файл опубликован: 1 июл 2009
Выписка из документа
Цены
Купить ADS5463 на РадиоЛоцман.Цены — от 82 до 234 196 ₽ 32 предложений от 23 поставщиков Аналого-цифровые преобразователи (АЦП) 12-Bit 500MSPS A/D Converter w/ Buff In | |||
ADS5463HFG/EM Texas Instruments | 82 ₽ | ||
ADS5463IPFP Texas Instruments | от 19 926 ₽ | ||
ADS5463IPFP Texas Instruments | от 52 348 ₽ | ||
ADS5463MPFPEP Texas Instruments | по запросу |
Статус
ADS5463IPFP | ADS5463IPFPG4 | ADS5463IPFPR | |
---|---|---|---|
Статус продукта | В производстве | В производстве | В производстве |
Доступность образцов у производителя | Нет | Нет | Нет |
Корпус / Упаковка / Маркировка
ADS5463IPFP | ADS5463IPFPG4 | ADS5463IPFPR | |
---|---|---|---|
N | 1 | 2 | 3 |
Pin | 80 | 80 | 80 |
Package Type | PFP | PFP | PFP |
Industry STD Term | HTQFP | HTQFP | HTQFP |
JEDEC Code | S-PQFP-G | S-PQFP-G | S-PQFP-G |
Package QTY | 96 | 1000 | |
Carrier | JEDEC TRAY (5+1) | LARGE T&R | |
Маркировка | ADS5463I | ADS5463I | |
Width (мм) | 12 | 12 | 12 |
Length (мм) | 12 | 12 | 12 |
Thickness (мм) | 1 | 1 | 1 |
Pitch (мм) | .5 | .5 | .5 |
Max Height (мм) | 1.2 | 1.2 | 1.2 |
Mechanical Data | Скачать | Скачать | Скачать |
Параметры
Parameters / Models | ADS5463IPFP | ADS5463IPFPG4 | ADS5463IPFPR |
---|---|---|---|
# Input Channels | 1 | 1 | 1 |
Analog Input BW, МГц | 2000 | 2000 | |
Analog Input BW(MHz) | 2000 | ||
Approx. Price (US$) | 147.13 | 1ku | ||
Архитектура | Pipeline | Pipeline | Pipeline |
DNL(Max), +/-LSB | 0.95 | 0.95 | |
DNL(Max)(+/-LSB) | 0.95 | ||
DNL(Typ), +/-LSB | 0.25 | 0.25 | |
ENOB, Bits | 10.5 | 10.5 | |
ENOB(Bits) | 10.5 | ||
INL(Max), +/-LSB | 2.5 | 2.5 | |
INL(Max)(+/-LSB) | 1.5 | ||
INL(Typ), +/-LSB | 0.8 | 0.8 | |
Input Buffer | Yes | Yes | Yes |
Input Range, Vp-p | 2.2 | 2.2V (p-p) | 2.2 |
Interface | Parallel LVDS | Parallel LVDS | Parallel LVDS |
Рабочий диапазон температур, C | от -40 до 85 | от -40 до 85 | |
Package Group | HTQFP | HTQFP | HTQFP |
Package Size: mm2:W x L, PKG | 80HTQFP: 196 mm2: 14 x 14(HTQFP) | 80HTQFP: 196 mm2: 14 x 14(HTQFP) | |
Package Size: mm2:W x L (PKG) | 80HTQFP: 196 mm2: 14 x 14(HTQFP) | ||
Power Consumption(Typ), mW | 2250 | 2250 | |
Power Consumption(Typ)(mW) | 2250 | ||
Rating | Catalog | Catalog | Catalog |
Reference Mode | Ext,Int | Ext Int | Ext,Int |
Разрешение, Bits | 12 | 12 | |
Resolution(Bits) | 12 | ||
SFDR, дБ | 82 | 82 | |
SFDR(dB) | 82 | ||
SINAD, дБ | 64.1 | 64.1 | |
SINAD(dB) | 64.1 | ||
SNR, дБ | 65.3 | 65.3 | |
SNR(dB) | 65.3 | ||
Sample Rate(Max), MSPS | 500 | 500 | |
Sample Rate(Max)(MSPS) | 500 |
Экологический статус
ADS5463IPFP | ADS5463IPFPG4 | ADS5463IPFPR | |
---|---|---|---|
RoHS | Совместим | Не совместим | Совместим |
Бессвинцовая технология (Pb Free) | Нет |
Application Notes
- Impact of sampling-clock spurs on ADC performancePDF, 1.2 Мб, Файл опубликован: 14 июл 2009
- Q3 2009 Issue Analog Applications JournalPDF, 2.1 Мб, Файл опубликован: 14 июл 2009
- Design Considerations for Avoiding Timing Errors during High-Speed ADC, LVDS Dat (Rev. A)PDF, 2.0 Мб, Версия: A, Файл опубликован: 22 май 2015
- Why Use Oversampling when Undersampling Can Do the Job? (Rev. A)PDF, 1.2 Мб, Версия: A, Файл опубликован: 19 июл 2013
- Smart Selection of ADC/DAC Enables Better Design of Software-Defined RadioPDF, 376 Кб, Файл опубликован: 28 апр 2009
This application report explains different aspects of selecting analog-to-digital and digital-to-analog data converters for Software-Defined Radio (SDR) applications. It also explains how ADS61xx ADCs and the DAC5688 from Texas Instruments fit properly for SDR designs. - Driving High-Speed ADCs: Circuit Topologies and System-Level Parameters (Rev. A)PDF, 327 Кб, Версия: A, Файл опубликован: 10 сен 2010
This application report discusses the performance-related aspects of passive and active interfaces at the analog input of high-speed pipeline analog-to-digital converters (ADCs). The report simplifies the many possibilities into two main categories: passive and active interface circuits. The first section of the report gives an overview of equivalent models of buffered and unbuffered ADC input cir - Phase Noise Performance and Jitter Cleaning Ability of CDCE72010PDF, 2.3 Мб, Файл опубликован: 2 июн 2008
This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig - CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital ConvertersPDF, 424 Кб, Файл опубликован: 8 июн 2008
Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers - A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)PDF, 425 Кб, Версия: B, Файл опубликован: 9 окт 2011
This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference. - Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)PDF, 69 Кб, Версия: A, Файл опубликован: 18 май 2015
- Principles of Data Acquisition and Conversion (Rev. A)PDF, 132 Кб, Версия: A, Файл опубликован: 16 апр 2015
- Interleaving Analog-to-Digital ConvertersPDF, 64 Кб, Файл опубликован: 2 окт 2000
It is tempting when pushing the limits of analog-to-digital conversion to consider interleaving two or more converters to increase the sample rate. However, such designs must take into consideration several possible sources of error. - What Designers Should Know About Data Converter DriftPDF, 95 Кб, Файл опубликован: 2 окт 2000
Exactly how inaccurate will a change in temperature make an analog-to-digital or digital-to-analog converter? As designers are well aware, a 12-bit device may provide a much lower accuracy at its operating-temperature extremes, perhaps only to 9 or even 8 bits. But for lack of more precise knowledge, many play it safe (and expensive) and overspecify.
Модельный ряд
Серия: ADS5463 (3)
Классификация производителя
- Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> High Speed ADCs (>10MSPS)